Main Page: Difference between revisions
From VLSILab
Jump to navigationJump to search
No edit summary |
|||
Line 59: | Line 59: | ||
== [[Research]] == | == [[Research]] == | ||
[[Research#Resonant Clocking Technologies|Resonant Clocking Technologies]] | |||
[[Research#CMP-NoC Co-design|CMP-NoC Co-design]] | [[Research#CMP-NoC Co-design|CMP-NoC Co-design]] |
Revision as of 18:16, 28 February 2017
Drexel VLSI and Architecture Laboratory (VANDAL)
Department of Electrical and Computer Engineering
324 Bossone Research Center
Philadelphia, PA 19104
People
Faculty
Baris Taskin (Biography, CV, Contact)
Ph.D. students
Other researchers
See People
Research
Resonant Clocking Technologies
Design and Automation of Low Swing Clocking
Wireless On-Chip Interconnects
Ultra Low-Power Adiabatic Circuit Design
Energy Efficient Computing with OptoElectronics