Jianchao Lu: Difference between revisions

From VLSILab
Jump to navigationJump to search
No edit summary
No edit summary
Line 33: Line 33:
'''Phone:''' (215) 301-8795 <br>
'''Phone:''' (215) 301-8795 <br>
'''Fax:''' (215) 895-1695 <br>
'''Fax:''' (215) 895-1695 <br>
'''Email: ''"jl597@drexel.edu
'''Email: '''jl597@drexel.edu

Revision as of 20:45, 18 October 2010

Education

Ph.D. in Computer Engineering, 2011 (expected)

Drexel University, Philadelphia, Pennsylvania, USA

M.S. in Computer Engineering, 2009

Drexel University, Philadelphia, Pennsylvania, USA

B.S. in Electronics and Information Engineering, 2007

Zhejiang University, Hangzhou, China.

Research Interests

  • Clock Network Synthesis including Clock Tree/Mesh Synthesis and Resonant Clocking
  • Physical Design in general including Floorplanning, Placement and Routing
  • Clock Skew Scheduling
  • Static and Statistical Timing analysis
  • Parallel Computing

Curriculum Vitae

Jianchao CV

Publications

To see publications by the VLSI Lab at Drexel University please click here

Contact Information

Address:
3141 Chestnut Street
Department of ECE
Drexel University
Bossone 324
Philadelphia
Pennsylvania 19104

Phone: (215) 301-8795
Fax: (215) 895-1695
Email: jl597@drexel.edu