Main Page: Difference between revisions
From VLSILab
Jump to navigationJump to search
Line 58: | Line 58: | ||
[[Research#CMP-NoC Co-design|CMP-NoC Co-design]] | [[Research#CMP-NoC Co-design|CMP-NoC Co-design]] | ||
[[Research#Embedded System Co-design|Embedded System Co-design]] | [[Research#GPU/Embedded System Co-design|Embedded System Co-design]] | ||
[[Research#Design and Automation of Low Swing Clocking|Design and Automation of Low Swing Clocking]] | [[Research#Design and Automation of Low Swing Clocking|Design and Automation of Low Swing Clocking]] |
Revision as of 09:59, 16 June 2015
Drexel VLSI and Architecture Laboratory (http://vlsi.ece.drexel.edu)
Department of Electrical and Computer Engineering
324 Bossone Research Center
Philadelphia, PA 19104
People
Faculty
Ph.D. students
Other researchers
See People
Research
Design and Automation of Low Swing Clocking
Wireless On-Chip Interconnects
Ultra Low-Power Adiabatic Circuit Design