Vasil Pano: Difference between revisions
From VLSILab
Jump to navigationJump to search
No edit summary |
No edit summary |
||
Line 34: | Line 34: | ||
:; High Performance Computer Architecture | :; High Performance Computer Architecture | ||
:: Spring 2015-2016, ''Graduate Level Class'' | :: Spring 2015-2016, ''Graduate Level Class'' | ||
; Systems Programming | :; Systems Programming | ||
: Winter 2015-2016, ''Junior Level Class'' | :: Winter 2015-2016, ''Junior Level Class'' | ||
; Computation Lab II | :; Computation Lab II | ||
: Winter 2015-2016, ''Freshmen Level Class'' | :: Winter 2015-2016, ''Freshmen Level Class'' | ||
; Computation Lab I | :; Computation Lab I | ||
: Fall 2015-2016, ''Freshmen Level Class'' | :: Fall 2015-2016, ''Freshmen Level Class'' | ||
; Introduction to Parallel Computer Architecture | :; Introduction to Parallel Computer Architecture | ||
: Fall 2015-16, ''Graduate Level Class'' | :: Fall 2015-16, ''Graduate Level Class'' | ||
; Systems Programming | :; Systems Programming | ||
: Summer 2014-15, ''Junior Level Class'' | :: Summer 2014-15, ''Junior Level Class'' | ||
; Digital Systems Projects | :; Digital Systems Projects | ||
: Spring 2014-15, ''Junior Level Class'' | :: Spring 2014-15, ''Junior Level Class'' | ||
; Internet Architecture and Protocols | :; Internet Architecture and Protocols | ||
: Winter 2014-15, ''Junior Level Class'' | :: Winter 2014-15, ''Junior Level Class'' | ||
; Digital Logic Design | :; Digital Logic Design | ||
: Fall 2014-15, ''Sophomore Level Class'' | :: Fall 2014-15, ''Sophomore Level Class'' | ||
; ASIC Design II | :; ASIC Design II | ||
: Spring 2013-14, ''Graduate Level Class'' | :: Spring 2013-14, ''Graduate Level Class'' | ||
; Network-on-chip I | :; Network-on-chip I | ||
: Fall 2013-14, ''Graduate Level Class'' | :: Fall 2013-14, ''Graduate Level Class'' | ||
Revision as of 12:17, 2 August 2016
Education
PhD in Computer Engineering expected graduation 2018
- Drexel University, Philadelphia, PA.
B.S. in Computer Engineering, 2014
- Drexel University, Philadelphia, PA.
Research Interests
- Network on Chip
- Communication Infrastructure
- Computer Architecture
Curriculum Vitae
Publications
- Vasil Pano, Isikcan Yilmaz and Baris Taskin, "Energy Aware Routing of Multi-Level Network-on-Chip Traffic," (to appear) Proceedings of the IEEE International Conference on Computer Design (ICCD), October 2016
- Vasil Pano, Isikcan Yilmaz, Yuqiao Liu, Baris Taskin and Kapil Dandekar, "Wireless Network-on-Chip Analysis of Propagation Technique for On-chip Communication," (to appear) Proceedings of the IEEE International Conference on Computer Design (ICCD), October 2016
- Yuqiao Liu, Vasil Pano, Damiano Patron, Kapil Dandekar and Baris Taskin, "Innovative Propagation Mechanism for Inter-chip and Intra-chip Communication,” Proceedings of the IEEE Wireless and Microwave Technology Conference (WAMICON), April 2015, pp. 1--6.
Tutorial/Poster Presentations
- Vasil Pano and Baris Taskin, "SynchroTrace: Synchronization-aware Architecture-agnostic Traces for Light-Weight Multicore Simulation," Poster presented at Design Automation Conference (DAC), 2016
- Vasil Pano, Michael Lui, Mark Hempstead and Baris Taskin, "Sigil and SynchroTrace: Communication-Aware Workload Profiling and Memory–NoC Simulation," Tutorial presented at IEEE International Conference on Computer Design (ICCD), 2015.
- Vasil Pano, Scott Lerner and Baris Taskin, "Wireless Network-on-Chip", Poster presented at Mid-Atlantic (ASEE), 2014
Teaching Assistant Coursework
- High Performance Computer Architecture
- Spring 2015-2016, Graduate Level Class
- Systems Programming
- Winter 2015-2016, Junior Level Class
- Computation Lab II
- Winter 2015-2016, Freshmen Level Class
- Computation Lab I
- Fall 2015-2016, Freshmen Level Class
- Introduction to Parallel Computer Architecture
- Fall 2015-16, Graduate Level Class
- Systems Programming
- Summer 2014-15, Junior Level Class
- Digital Systems Projects
- Spring 2014-15, Junior Level Class
- Internet Architecture and Protocols
- Winter 2014-15, Junior Level Class
- Digital Logic Design
- Fall 2014-15, Sophomore Level Class
- ASIC Design II
- Spring 2013-14, Graduate Level Class
- Network-on-chip I
- Fall 2013-14, Graduate Level Class
Contact Information
Address:
3141 Chestnut Street
Department of ECE
Drexel University
Bossone 324
Philadelphia
Pennsylvania 19104
Phone: (215) 512-1519
Email: vasilpano@gmail.com