Scott Lerner: Difference between revisions
From VLSILab
Jump to navigationJump to search
No edit summary |
|||
(26 intermediate revisions by 3 users not shown) | |||
Line 1: | Line 1: | ||
[[File:scott_pic.jpg|right|border|frame|[[Scott Lerner]]|25px]] | |||
== Education == | == Education == | ||
'''PhD in Electrical Engineering expected graduation | '''PhD in Electrical Engineering expected graduation mid-2019''' <br> | ||
:Drexel University, Philadelphia, PA. | :Drexel University, Philadelphia, PA. | ||
'''B.S. in Electrical Engineering, 2014''' <br> | '''B.S. in Electrical Engineering, 2014''' <br> | ||
Line 8: | Line 10: | ||
== Research Interests == | == Research Interests == | ||
My research interests span the areas of circuits and systems, computer architecture, cross-layer techniques, and emerging | |||
computing systems. I have specific interests in workload-awareness, machine learning, multi-core architectures, and | |||
internet-of-things. | |||
== Curriculum Vitae == | == Curriculum Vitae == | ||
[[media: | [[media:Scott_cv.pdf | Scott Lerner CV (Dec 2018)]] | ||
== Journals == | |||
# R. Kuttappa, B. Taskin, S. Lerner, and V. Pano, “Resonant Clock Synchronization with Active Silicon Interposer for Multi-Die Systems“, in IEEE Transactions on Circuits and Systems I: Regular Papers (TCAS-I), Accepted February 2021. | |||
# S. Lerner and B.Taskin, “Slew Merging Region Propagation for Bounded Slew and Skew Clock Tree Synthesis”, in IEEE Transactions on Very Large Scale Integration (TVLSI) Systems, 2018. doi: 10.1109/TVLSI.2018.2874572 | |||
# S. Lerner, I. Yilmaz, and B.Taskin, “Custard: ASIC Workload-Aware Reliable Design for Multi-core IoT Processors”, in IEEE Transactions on Very Large Scale Integration (TVLSI) Systems, 2018. doi: 10.1109/TVLSI.2018.2878664 | |||
# S. Lerner, and B.Taskin, “Workload-Aware ASIC Design Considering Lithography Information”, in preparation for submission, 2019. | |||
== | == Papers == | ||
# S. Lerner, V. Pano, and B. Taskin, | # S. Lerner and B.Taskin, “Towards Design Decisions for Genetic Algorithms in Clock Tree Synthesis”, Proceedings of the IEEE International Green and Sustainable Computing (IGSC) Conference, Oct. 2018. | ||
# S. Lerner, | # S. Lerner, V. Pano, and B.Taskin, “NoC Router Lifetime Improvement using Per-Port Router Utilization”, Proceedings of the IEEE International Symposium on Circuits and Systems (ISCAS), May 2018. | ||
# | # V. Pano, S. Lerner, and B.Taskin, “Workload-Aware Routing (WAR) for Network-on-Chip Lifetime Improvement”, Proceedings of the IEEE International Symposium on Circuits and Systems (ISCAS), May 2018. | ||
# S. Lerner | # R.Kuttappa, L. Fillipini, S. Lerner, and B.Taskin, “Stability of Rotary Traveling Wave Oscillators under Process Variations and NBTI”, Proceedings of the IEEE International Symposium on Circuits and Systems (ISCAS), May 2017. | ||
# S. Lerner, | # S. Lerner and B.Taskin, “WT-CTS: Incremental Delay Balancing Using Parallel Wiring Type for CTS”, Proceedings of the International Symposium on VLSI (ISVLSI), Jul. 2017. | ||
# S. Lerner, | # S. Lerner, E. Leggett, and B.Taskin, “Slew-Down: Analysis of Slew Relaxation for Low-Impact Clock Buffers”, Proceedings of the System Level Interconnect Prediction (SLIP), Jun. 2017. | ||
# C. Sitik, S. Lerner, and B. Taskin, | # S. Lerner and B.Taskin, “Workload-Aware ASIC Flow for Lifetime Improvement of Multi-core IoT Processors”, Proceedings of the International Symposium on Quality Electronic Design (ISQED), Mar. 2017. | ||
# S. Nilakantan, S. Lerner, M. Hempstead, and B. Taskin, “Can you trust your memory trace?: A comparison of memory traces from binary instrumentation and simulation”, '''Nominated for best paper''' at the IEEE International Conference on VLSI Design (VLSID), Jan. 2015. | |||
# C. Sitik, S. Lerner, and B. Taskin, “Timing Characterization of Clock Buffers for Clock Tree Synthesis”, Proceedings of the IEEE International Conference on Computer Design (ICCD), Oct. 2014. | |||
== | == Presentations == | ||
# | # “Towards Design Decisions for Genetic Algorithms in Clock Tree Synthesis”, International Green and Sustainable Computing Conference, Pittsburgh, PA, October 2018. | ||
# | # “NoC Router Lifetime Improvement using Per-Port Router Utilization”, International Symposium on Circuit and Systems, Florence, Italy, May 2018. | ||
# “Workload-Aware Routing (WAR) for Network-on-Chip Lifetime Improvement”, International Symposium on Circuit and Systems, Florence, Italy, May 2018. | |||
# “WT-CTS: Incremental Delay Balancing Using Parallel Wiring Type for CTS”, International Symposium on VLSI, Bochum, Germany, July 2017.5. “Slew-Down: Analysis of Slew Relaxation for Low-Impact Clock Buffers”, System Level Interconnect Prediction, Austin, Texas, June 2017. | |||
# “Workload-Aware ASIC Flow for Lifetime Improvement of Multi-core IoT Processors”, International Symposium on Quality Electronic Design, Santa Clara, California, March 2017. | |||
# Enhancements in Low Voltage and High Performance Clock Distribution Networks, SRC Innovation and Intelligent Internet of Things, November 2016. | |||
# High-Frequency Clock Tree Synthesis, Drexel STAR Symposium, August 2016. | |||
# Internal Node Relaxation for Clock Tree Synthesis, Drexel STAR Symposium, August 2016. | |||
# Workload-Aware EDA, IEEE CE Graduate Symposium, February 2016. | |||
# Wireless Network-on-Chip, Mid-Atlantic ASEE, November 2014 | |||
# Arduino Robotics in the Classroom, Mid-Atlantic ASEE, November 2014 | |||
# Low-Power Clock Network Designs, IEEE Design Automation Conference, June 2014 | |||
# Low Swing Clocking Algorithm for 20nm FinFET Technology, Upsilon Pi Epsilon Research Reception, February 2014. | |||
# Sub-45nm Interconnect Modeling, Drexel IEEE Graduate Forum, February 2014. | |||
# MotionExplorer, A Leap Motion-Controlled Electric Wheelchair, Philly Codefest, February 2014. | |||
# Low-Power/High-Performance Clock Network Design for Microprocessors, Upsilon Pi Epsilon Research Reception, February 2013. | |||
== Awards == | == Awards == | ||
# NSF Research Experience for Undergraduate (REU) | # IGSC Best Presentation Nominee, 2018 | ||
# A. Richard Newton Young Fellow Award 2014 | # IGSC Travel Award, 2018 | ||
# Weggel Family Fellowship, 2018 | |||
# Frank and Agnes Seaman Endowed Fellowship, 2016 | |||
# NSF Graduate Research Fellowship Program (GRFP), 2015-2018 | |||
# National Defense Science & Engineering Graduate (NDSEG) Fellowship (declined), 2015 | |||
# Nihat Bilgutay Award, 2015 | |||
# TCVLSI Travel Award, 2015 | |||
# NSF Research Experience for Undergraduate (REU) recipient 2014 | |||
# A. Richard Newton Young Fellow Award 2014, 2015, 2016, 2017, 2018 | |||
# Dean's Choice Award at Philly Codefest for MotionExplorer 2014 held in Philadelphia, PA | # Dean's Choice Award at Philly Codefest for MotionExplorer 2014 held in Philadelphia, PA | ||
# NextFab Innovation Award at Philly Codefest for MotionExplorer 2014 held in Philadelphia, PA | # NextFab Innovation Award at Philly Codefest for MotionExplorer 2014 held in Philadelphia, PA | ||
# Doctor Thomas Moore Endowed Grant 2014 | # Doctor Thomas Moore Endowed Grant 2014 | ||
# Dean's List, 2009 | # Dean's List, 2009-2014 | ||
== Selected Projects == | == Selected Projects == | ||
# Leap Motion-Controlled Electric Wheelchair, Philly Codefest, February 2014 | # Leap Motion-Controlled Electric Wheelchair, Philly Codefest, February 2014 '''Dean's Choice Award''' | ||
==Contact Information== | ==Contact Information== |
Latest revision as of 09:09, 2 February 2021
Education
PhD in Electrical Engineering expected graduation mid-2019
- Drexel University, Philadelphia, PA.
B.S. in Electrical Engineering, 2014
- Drexel University, Philadelphia, PA.
B.S. in Computer Engineering, 2014
- Drexel University, Philadelphia, PA.
Research Interests
My research interests span the areas of circuits and systems, computer architecture, cross-layer techniques, and emerging computing systems. I have specific interests in workload-awareness, machine learning, multi-core architectures, and internet-of-things.
Curriculum Vitae
Journals
- R. Kuttappa, B. Taskin, S. Lerner, and V. Pano, “Resonant Clock Synchronization with Active Silicon Interposer for Multi-Die Systems“, in IEEE Transactions on Circuits and Systems I: Regular Papers (TCAS-I), Accepted February 2021.
- S. Lerner and B.Taskin, “Slew Merging Region Propagation for Bounded Slew and Skew Clock Tree Synthesis”, in IEEE Transactions on Very Large Scale Integration (TVLSI) Systems, 2018. doi: 10.1109/TVLSI.2018.2874572
- S. Lerner, I. Yilmaz, and B.Taskin, “Custard: ASIC Workload-Aware Reliable Design for Multi-core IoT Processors”, in IEEE Transactions on Very Large Scale Integration (TVLSI) Systems, 2018. doi: 10.1109/TVLSI.2018.2878664
- S. Lerner, and B.Taskin, “Workload-Aware ASIC Design Considering Lithography Information”, in preparation for submission, 2019.
Papers
- S. Lerner and B.Taskin, “Towards Design Decisions for Genetic Algorithms in Clock Tree Synthesis”, Proceedings of the IEEE International Green and Sustainable Computing (IGSC) Conference, Oct. 2018.
- S. Lerner, V. Pano, and B.Taskin, “NoC Router Lifetime Improvement using Per-Port Router Utilization”, Proceedings of the IEEE International Symposium on Circuits and Systems (ISCAS), May 2018.
- V. Pano, S. Lerner, and B.Taskin, “Workload-Aware Routing (WAR) for Network-on-Chip Lifetime Improvement”, Proceedings of the IEEE International Symposium on Circuits and Systems (ISCAS), May 2018.
- R.Kuttappa, L. Fillipini, S. Lerner, and B.Taskin, “Stability of Rotary Traveling Wave Oscillators under Process Variations and NBTI”, Proceedings of the IEEE International Symposium on Circuits and Systems (ISCAS), May 2017.
- S. Lerner and B.Taskin, “WT-CTS: Incremental Delay Balancing Using Parallel Wiring Type for CTS”, Proceedings of the International Symposium on VLSI (ISVLSI), Jul. 2017.
- S. Lerner, E. Leggett, and B.Taskin, “Slew-Down: Analysis of Slew Relaxation for Low-Impact Clock Buffers”, Proceedings of the System Level Interconnect Prediction (SLIP), Jun. 2017.
- S. Lerner and B.Taskin, “Workload-Aware ASIC Flow for Lifetime Improvement of Multi-core IoT Processors”, Proceedings of the International Symposium on Quality Electronic Design (ISQED), Mar. 2017.
- S. Nilakantan, S. Lerner, M. Hempstead, and B. Taskin, “Can you trust your memory trace?: A comparison of memory traces from binary instrumentation and simulation”, Nominated for best paper at the IEEE International Conference on VLSI Design (VLSID), Jan. 2015.
- C. Sitik, S. Lerner, and B. Taskin, “Timing Characterization of Clock Buffers for Clock Tree Synthesis”, Proceedings of the IEEE International Conference on Computer Design (ICCD), Oct. 2014.
Presentations
- “Towards Design Decisions for Genetic Algorithms in Clock Tree Synthesis”, International Green and Sustainable Computing Conference, Pittsburgh, PA, October 2018.
- “NoC Router Lifetime Improvement using Per-Port Router Utilization”, International Symposium on Circuit and Systems, Florence, Italy, May 2018.
- “Workload-Aware Routing (WAR) for Network-on-Chip Lifetime Improvement”, International Symposium on Circuit and Systems, Florence, Italy, May 2018.
- “WT-CTS: Incremental Delay Balancing Using Parallel Wiring Type for CTS”, International Symposium on VLSI, Bochum, Germany, July 2017.5. “Slew-Down: Analysis of Slew Relaxation for Low-Impact Clock Buffers”, System Level Interconnect Prediction, Austin, Texas, June 2017.
- “Workload-Aware ASIC Flow for Lifetime Improvement of Multi-core IoT Processors”, International Symposium on Quality Electronic Design, Santa Clara, California, March 2017.
- Enhancements in Low Voltage and High Performance Clock Distribution Networks, SRC Innovation and Intelligent Internet of Things, November 2016.
- High-Frequency Clock Tree Synthesis, Drexel STAR Symposium, August 2016.
- Internal Node Relaxation for Clock Tree Synthesis, Drexel STAR Symposium, August 2016.
- Workload-Aware EDA, IEEE CE Graduate Symposium, February 2016.
- Wireless Network-on-Chip, Mid-Atlantic ASEE, November 2014
- Arduino Robotics in the Classroom, Mid-Atlantic ASEE, November 2014
- Low-Power Clock Network Designs, IEEE Design Automation Conference, June 2014
- Low Swing Clocking Algorithm for 20nm FinFET Technology, Upsilon Pi Epsilon Research Reception, February 2014.
- Sub-45nm Interconnect Modeling, Drexel IEEE Graduate Forum, February 2014.
- MotionExplorer, A Leap Motion-Controlled Electric Wheelchair, Philly Codefest, February 2014.
- Low-Power/High-Performance Clock Network Design for Microprocessors, Upsilon Pi Epsilon Research Reception, February 2013.
Awards
- IGSC Best Presentation Nominee, 2018
- IGSC Travel Award, 2018
- Weggel Family Fellowship, 2018
- Frank and Agnes Seaman Endowed Fellowship, 2016
- NSF Graduate Research Fellowship Program (GRFP), 2015-2018
- National Defense Science & Engineering Graduate (NDSEG) Fellowship (declined), 2015
- Nihat Bilgutay Award, 2015
- TCVLSI Travel Award, 2015
- NSF Research Experience for Undergraduate (REU) recipient 2014
- A. Richard Newton Young Fellow Award 2014, 2015, 2016, 2017, 2018
- Dean's Choice Award at Philly Codefest for MotionExplorer 2014 held in Philadelphia, PA
- NextFab Innovation Award at Philly Codefest for MotionExplorer 2014 held in Philadelphia, PA
- Doctor Thomas Moore Endowed Grant 2014
- Dean's List, 2009-2014
Selected Projects
- Leap Motion-Controlled Electric Wheelchair, Philly Codefest, February 2014 Dean's Choice Award
Contact Information
Address:
3141 Chestnut Street
Department of ECE
Drexel University
Bossone 324
Philadelphia
Pennsylvania 19104
Phone: (863) 307-6194
Fax: (215) 895-1695
Email: spl29@drexel.edu