Leo Filippini

From VLSILab
Revision as of 23:41, 3 November 2014 by Leo (talk | contribs)
Jump to navigationJump to search

Education

Ph.D. in Electronic Engineering, ongoing

Drexel University, Philadelphia, PA, USA

M.S. in Electronic Engineering, 2013

University of Brescia, Brescia, Italy

M.S. in Information Engineering, 2010

University of Brescia, Brescia, Italy

Research Interests

  • Adiabatic and Charge Recycling logic
  • Low-swing flip flops

Résumé

Leo Filippini - Sept 2014

Publications

Journals

  1. Can Sitik, Emre Salman, Leo Filippini, Sung Jun Yoon and Baris Taskin, "FinFET-Based Low Swing Clocking", (accepted to) ACM Journal of Emerging Technologies in Computing Systems (JETC).


Conferences

  1. Can Sitik, Leo Filippini, Emre Salman and Baris Taskin, "High Performance Low Swing Clock Tree Synthesis with Custom D Flip-Flop Design", to appear in the Proceedings of the IEEE Computer Society Annual Symposium on VLSI (ISVLSI), July 2014.

Contact Information

Address:
3141 Chestnut Street
Drexel University
ECE Department
Philadelphia, PA 19104

Office: Bossone 324
Email: lf458@drexel.edu